亚洲一区亚洲二区亚洲三区,国产成人高清在线,久久久精品成人免费看,999久久久免费精品国产牛牛,青草视频在线观看完整版,狠狠夜色午夜久久综合热91,日韩精品视频在线免费观看

豪威(Omnivision)筆試題

時(shí)間:2024-07-03 12:26:37 資料大全 我要投稿
  • 相關(guān)推薦

豪威(Omnivision)筆試題

  Omnivision examiner use only

豪威(Omnivision)筆試題

  2005 china career fair exam

  1 logic design

  1.there is a fifo design which the clock of data input is running at100mhz,while the clock of data output is running at 80mhz.the inputdata is a fix pattern .800 input clocks carry in 800 datacontinuously,and the other 200 clocks carry in no data.how big the fifoshould be in order to avoid data over/under_run?please select theminimum depth below to meet the requirement.

  A.160 b.200 c.800 d .1000

  2.supposedly there is acombinational circuit between two registersdriven by a clock.what will you do if the delay of the combinationalcircuit is greater than the clock signal?

  a.to reduce clock frequency b.to increase clock frequency

  c.to make it pipelining d to make it multi_cycle

  3.which of the follow circuits can generate gitch free gated_clk?

  a.always@(posedge clk) gated <=en;assign gated_clk=gated&~clk;

  b.always@(negedge clk) gated <=en;assign gated_clk=gated&~clk;

  c.always@(posedge clk) gated <=en;assign gated_clk=gated|~clk;

  d.always@(negedge clk) gated <=en;assign gated_clk=gated|~clk;

  4.you’re working on a specification of a system with some digitalparameters.each parameter has min,typ and max columns.which columnwould you put setup and hold time?

  a.setup time in max,hold time in min

  b.setup time in min,hold time in max

  c.both in max

  d.both in min

  5.there are 3 ants at 3corners of a triangle. They randomly startmoving towards another corner.what is the probability that won’tcollide?

  a.0

  b.1/8

  c/1/4

  d.1/3

  6.if you look at a clock and the time is 3:15.what is angle between the hour and the minute hand?

  a.0

  b.360/48

  3.360/12

  d.360/4

  7.how many times per day a clock’s hands overlap?

  a.11

  b.22

  c.24

  d.26

  8.d flip-flop :t_setup=3 ns; t_hold =1 ns; t_ck2q=1ns.what is the max clock frequency the circuit can handle?

  A.200mhz

  b.250mhz

  c.500mhz

  d.1ghz

  2.physical design

  1.before tape-out,which routine check should be performed for your layout database in 0.18 um process?

  a.drc

  b.lvs

  c.drc&antenna

  e.simulation

  2.how to fix antenna effect?

  a.make the wire wider and shorter

  b.change lower metal to upper metal

  c.connect with diode of metal and diffusion

  d.change upper metal to lower metal

  e.b&c

  3.please expain lvs

  a.logic versus schematic

  b.layout versus schematic

  c.layout via synthesis

  d.logic via synthesis

  4.how to control clock skew?

  a.get balanced clock tree

  b.decrease the fanout

  c.add clock buffer evenly

  d.decrease clock latency

  5.how to avoid hold_time violation?

  a.lower the clock speed

  b.the clock arrive later

  c.the clock arrive earlier

  d.the data arrive later

  e.the data arrive earlier

【豪威(Omnivision)筆試題】相關(guān)文章:

360筆試題目06-27

筆美國國家儀器試題目09-23

日月光和威宇樂線筆試題09-27

搜狐產(chǎn)品筆歸分享筆試題目07-05

5輛豪車連環(huán)懟05-06

關(guān)于百威公司面試經(jīng)歷05-27

百威英博面試經(jīng)驗(yàn)07-21

卡爾威特的教育讀書筆記08-27

《卡爾.威特的教育》讀書筆記10-03

新浪筆經(jīng)04-27